

International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

ISO 3297:2007 Certified

Vol. 5, Issue 6, June 2017

# CMOS and DTMOS Sense Amplifier for SRAM Application

Komal<sup>1</sup>, Dr. Neelam Rup Prakash<sup>2</sup>

ME Student, ECE Department, PEC University of Technology, Chandigarh, India<sup>1</sup>

Professor (Supervisor), ECE Department, PEC University of Technology, Chandigarh, India<sup>2</sup>

**Abstract:** In this paper comparison between CMOS and DTMOS amplifiers for SRAM application using 180nm technology is done. The tool used for simulation is Cadence Tool. The power dissipation varies with variation in supply voltage. The delay and average power dissipated for various values of power supply has been discussed and reported. The DTMOS sense amplifier is preferred at lower supply voltages.

Keywords: Power dissipation, delay, SRAM, DTMOS, CMOS, Sense Amplifier.

#### I. INTRODUCTION

In designing of memory cell, sense amplifiers are used to get lesser power dissipation and delay. Depending upon the performance various types of sense amplifiers are used in designing the memory. The delay should be very low so that it can be detected even if there is a small change on the bit lines due to the read and write operation in sense amplifier. [1] The various designs are compared based on delay and power consumption for different supply voltages. In this paper DTMOS and CMOS circuits are compared which has 3 transistor stages between VDD to GND. For DTMOS, the transistor's gate and substrate are connected together and due to the body effect, the threshold voltage can be changed dynamically in MOSFET. DTMOS is an excellent technique to get lesser delay. [2]

#### **II. CIRCUIT DESCRIPTION AND OPERATION**

#### A. CMOS (Complementary MOSFET) Sense Amplifier

In this circuit, there are 3 transistor stages between VDD to GND, and bitlines B and B' are cut off from the output nodes O and O' as shown in Fig1 and its circuit diagram in Cadence tool is shown in Fig3. When SE =0, the transistors, MP1, MP4, MN5 and MN6 will be enabled, and MP5, MP6 will be disabled. Therefore, the transistors MP5 and MP6 will be isolated from the input signals coming from bit lines. Nodes 1 and 2 are connected to GND by MN5, MN6, so MN3, MN4 will be disconnected. The output nodes will be charged to the VDD by the transistors MP1, MP4. As MN3, MN4 are turned off, both the output nodes will hold the VDD level. [3][4] When SE=1, the transistors MP5 and MP6 will be enabled and MN5, MN6, MP1, MP4 will be disabled. The bit lines signals from the transistors MP5 and MP6 are given to the gates of transistors MN3 and MN4. The voltage difference between the gates of transistors MN3 and MN4 induces a drain-to-source current difference between them. This current difference will be converted and amplified to a voltage difference between output nodes O and O' by the amplifier which consist of MP2, MP3, MN1 and MN2. The full swing voltage level will be available at the output nodes for a very short period of time. [3][4]



Fig1: CMOS Sense Amplifier

B. DTMOS (Dynamic Threshold Voltage MOSFET) Sense Amplifier

For DTMOS sense amplifier as shown in Fig2 and its circuit diagram in Cadence tool is shown in Fig4, the circuit and working is same as above CMOS sense amplifier. In DTMOS gate and substrate of the transistors are coupled together



# International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

ISO 3297:2007 Certified

Vol. 5, Issue 6, June 2017

and due the body effect, the threshold voltage can be changed dynamically in MOSFET during the different modes of operation. When input given to the transistors is low, p-MOS is enabled with low  $V_{th}$  and n-MOS is disabled with normal  $V_{th}$ . In active mode due to the low  $V_{th}$  p-MOS, the circuit get switched from low to high with a higher speed. In the standby mode, the subthreshold current of high  $V_{th}$  transistor decides the static leakage current which is smaller. When input to the transistors is 'high', the working is vice-versa. [2]



Fig2: DTMOS Sense Amplifier

#### III. DESIGN AND SIMULATION RESULTS OF SENSE AMPLIFIER



Fig3: Circuit Diagram of CMOS sense amplifier in Cadence Tool



#### International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering ISO 3297:2007 Certified

Vol. 5, Issue 6, June 2017



Fig4: Circuit Diagram of DTMOS sense amplifier in Cadence Tool

| S.NO. | VDD(V) | POWER(W)               | DELAY(S)               | POWER DELAY PRODUCT      |
|-------|--------|------------------------|------------------------|--------------------------|
| 1     | 0.3    | 6.678*10 <sup>-9</sup> | 225.3*10 <sup>-9</sup> | $1.50*10^{-15}$          |
| 2     | 0.4    | 4.19*10 <sup>-6</sup>  | 115.8*10-9             | 485.20*10 <sup>-15</sup> |
| 3     | 0.5    | 1.613*10 <sup>-6</sup> | 85.91*10 <sup>-9</sup> | 138.57*10 <sup>-15</sup> |
| 4     | 0.6    | 12.37*10 <sup>-6</sup> | 27.72*10 <sup>-9</sup> | 342.90*10 <sup>-15</sup> |

TABLEII: Variation of Power Consumed and Delay for DTMOS Sense amplifiers

| S.NO. | VDD(V) | POWER(W)               | DELAY(S)               | POWER DELAY PRODUCT       |
|-------|--------|------------------------|------------------------|---------------------------|
| 1     | 0.3    | 89.57*10 <sup>-9</sup> | 6.44*10 <sup>-9</sup>  | 0.58*10 <sup>-15</sup>    |
| 2     | 0.4    | 1.206*10 <sup>-6</sup> | 40.04*10 <sup>-9</sup> | 48.29*10 <sup>-15</sup>   |
| 3     | 0.5    | 13.1*10 <sup>-6</sup>  | 19.74*10 <sup>-9</sup> | 258.60*10 <sup>-15</sup>  |
| 4     | 0.6    | 128.8*10 <sup>-6</sup> | 17.22*10 <sup>-9</sup> | 2217.94*10 <sup>-15</sup> |



# International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

ISO 3297:2007 Certified

Vol. 5, Issue 6, June 2017

#### **IV. CONCLUSION**

In this paper CMOS and DTMOS sense amplifiers are compared based on power dissipation and delay as shown in table 1 and 2 respectively. The power dissipation decreases with decrease in supply voltage and minimum at 0.3 volt. From the results obtained, DTMOS sense amplifier has lower power delay product at lower supply voltages as compared to CMOS sense amplifier. So, it can be concluded that DTMOS sense amplifier is better than CMOS sense amplifier at lower supply voltage applications.

#### REFERENCES

- [1] Hassan Siti Lailatul Mohd, Dayah Idalailah, Halim Ili Shairah Abdul, 2014, "Comparative study on 8T SRAM with different type of Sense Amplifier", IEEE-ICSE, Kuala Lumpur, Malaysia, pp321-324.
- [2] Assaderaghi Fariborz, Sinitsky Dennis, Parke Stephen A., Bokor Jeffrey, Ko Ping K., and Hu Chenming, 1994, "A Dynamic Threshold-Voltage MOSFET (DTMOS) for very low Voltage Operation", IEEE Electron Device Letters, Vol.15, No.12, pp 510-512.
- [3] Chow Hwang-Cherng and Chang Shu-Hsien, 2004, "High Performance Sense Amplifier Circuit for Low Power SRAM Applications", ISCAS IEEE, pp741-744.
- [4] Shalini, Kumar Anand, July-2013, "Design of High Speed and Low Power Sense Amplifier for SRAM Applications", IJSER, Volume 4, Issue 7, pp402-406.